Reference Hub15
Indices2
Dynamic Reconfigurable Network-on-Chip Design: Innovations for Computational Processing and Communication

Dynamic Reconfigurable Network-on-Chip Design: Innovations for Computational Processing and Communication

Copyright: © 2010 |Pages: 384
ISBN13: 9781615208074|ISBN10: 1615208070|EISBN13: 9781615208081|ISBN13 Softcover: 9781616923204
DOI: 10.4018/978-1-61520-807-4
Cite Book Cite Book

MLA

Shen, Jih-Sheng , and Pao-Ann Hsiung, editors. Dynamic Reconfigurable Network-on-Chip Design: Innovations for Computational Processing and Communication. IGI Global, 2010. https://doi.org/10.4018/978-1-61520-807-4

APA

Shen, J. & Hsiung, P. (Eds.). (2010). Dynamic Reconfigurable Network-on-Chip Design: Innovations for Computational Processing and Communication. IGI Global. https://doi.org/10.4018/978-1-61520-807-4

Chicago

Shen, Jih-Sheng , and Pao-Ann Hsiung, eds. Dynamic Reconfigurable Network-on-Chip Design: Innovations for Computational Processing and Communication. Hershey, PA: IGI Global, 2010. https://doi.org/10.4018/978-1-61520-807-4

Export Reference

Mendeley
Favorite Full-Book Download

Reconfigurable computing brings immense flexibility to on-chip processing while network-on-chip has improved flexibility in on-chip communication. Integrating these two areas of research reaps the benefits of both and represents the promising future of multiprocessor systems-on-chip.

Dynamic Reconfigurable Network-on-Chip Design: Innovations for Computational Processing and Communication is the one of the first compilations written to demonstrate this future for network -on-chip design. Through dynamic and creative research into questions ranging from integrating reconfigurable computing techniques, to task assigning, scheduling and arrival, to designing an operating system to take advantage of the computing and communication flexibilities brought about by run-time reconfiguration and network-on-chip, this book represents a complete source of the techniques and applications for reconfigurable network-on-chip necessary for understanding of future of this field.

Table of Contents

Reset
Front Materials
Title Page
This content has been removed at the discretion of the publisher and the editors.
Copyright Page
This content has been removed at the discretion of the publisher and the editors.
Editorial Advisory Board
This content has been removed at the discretion of the publisher and the editors.
Foreword
This content has been removed at the discretion of the publisher and the editors.
Preface
This content has been removed at the discretion of the publisher and the editors.
Acknowledgment
This content has been removed at the discretion of the publisher and the editors.
Chapters
Introduction to Reconfigurable Network-on-Chip
This content has been removed at the discretion of the publisher and the editors.
Design Methods for Reconfigurable NoC Design
This content has been removed at the discretion of the publisher and the editors.
High-Level Programming of Reconfigurable NoC-Based SoCs
This content has been removed at the discretion of the publisher and the editors.
Simulation Framework for Fast Reconfigurable NoC Emulation
This content has been removed at the discretion of the publisher and the editors.
State-of-the-Art Reconfigurable NoC Designs
This content has been removed at the discretion of the publisher and the editors.
Back Materials
Compilation of References
This content has been removed at the discretion of the publisher and the editors.
About the Contributors
This content has been removed at the discretion of the publisher and the editors.
Index
This content has been removed at the discretion of the publisher and the editors.

Request Access

You do not own this content. Please login to recommend this title to your institution's librarian or purchase it from the IGI Global bookstore.